Log in
Enquire now
‌

US Patent 7209384 Planar capacitor memory cell and its applications

OverviewStructured DataIssuesContributors

Contents

Is a
Patent
Patent
0

Patent attributes

Patent Jurisdiction
United States Patent and Trademark Office
United States Patent and Trademark Office
0
Patent Number
72093840
Patent Inventor Names
Juhan Kim0
Date of Patent
April 24, 2007
0
Patent Application Number
111648720
Date Filed
December 8, 2005
0
Patent Citations Received
‌
US Patent 12136562 3D semiconductor device and structure with single-crystal layers
0
‌
US Patent 12094965 3D semiconductor device and structure with metal layers and memory cells
0
‌
US Patent 12094892 3D micro display device and structure
0
‌
US Patent 12120880 3D semiconductor device and structure with logic and memory
0
‌
US Patent 12125737 3D semiconductor device and structure with metal layers and memory cells
0
‌
US Patent 11711928 3D memory devices and structures with control circuits
0
‌
US Patent 11763864 3D memory semiconductor devices and structures with bit-line pillars
‌
US Patent 11784169 3D semiconductor device and structure with metal layers
...
Patent Primary Examiner
‌
Anh Phung
0
Patent abstract

A capacitor memory is realized, wherein a capacitor stores data and a diode controls to store data “1” or “0”. Diode has four terminals wherein first terminal serves as word line, second terminal serves as storage node, third terminal is floating, and fourth terminal serves as bit line, wherein back channel effect is suppressed adding additional ions in the bottom side of third terminal or applying negative voltage in the well or substrate. A capacitor plate couples to second terminal, which plate has no coupling region to first, third and fourth terminal. With no coupling, the inversion layer of plate in the storage node is isolated from the adjacent nodes. In doing so, the plate can swing ground level to positive supply level to write. As a result, no negative generator is required for controlling plate. Word line and bit line keep ground level during standby, and rise to supply level for read or write operation. In this manner, no holding current is required during standby, and operating current is dramatically reduced with no negative generator. Write has a sequence to clear the state of cell before writing to store data regardless of previous state. Refresh cycle is periodically asserted to sustain data. The present invention can be applied for destructive read, or for nondestructive read adding pull-down device to bit line. The height of cell is almost same as control circuit on the bulk or SOI wafer.

Timeline

No Timeline data yet.

Further Resources

Title
Author
Link
Type
Date
No Further Resources data yet.

References

Find more entities like US Patent 7209384 Planar capacitor memory cell and its applications

Use the Golden Query Tool to find similar entities by any field in the Knowledge Graph, including industry, location, and more.
Open Query Tool
Access by API
Golden Query Tool
Golden logo

Company

  • Home
  • Press & Media
  • Blog
  • Careers
  • WE'RE HIRING

Products

  • Knowledge Graph
  • Query Tool
  • Data Requests
  • Knowledge Storage
  • API
  • Pricing
  • Enterprise
  • ChatGPT Plugin

Legal

  • Terms of Service
  • Enterprise Terms of Service
  • Privacy Policy

Help

  • Help center
  • API Documentation
  • Contact Us
By using this site, you agree to our Terms of Service.