Log in
Enquire now
‌

US Patent 11611032 Semiconductor process optimized for quantum structures

Patent 11611032 was granted and assigned to Equal1.labs on March, 2023 by the United States Patent and Trademark Office.

OverviewStructured DataIssuesContributors

Contents

TimelineTable: Further ResourcesReferences
Is a
Patent
Patent
1

Patent attributes

Patent Applicant
Equal1
Equal1
1
Current Assignee
Equal1
Equal1
1
Patent Jurisdiction
United States Patent and Trademark Office
United States Patent and Trademark Office
1
Patent Number
116110321
Patent Inventor Names
Dirk Robert Walter Leipold1
George Adrian Maxim1
Michael Albert Asker1
Date of Patent
March 21, 2023
1
Patent Application Number
171570621
Date Filed
January 25, 2021
1
Patent Citations
‌
US Patent 10255556 Apparatus and method for quantum processing
1
‌
US Patent 10068903 Methods and apparatus for artificial exciton in CMOS processes
1
‌
US Patent 10192976 Semiconductor quantum dot device and method for forming a scalable linear array of quantum dots
1
‌
US Patent 10229365 Apparatus and method for quantum processing
‌
US Patent 10565515 Quantum circuit assemblies with triaxial cables
1
‌
US Patent 10635989 Controlled-phase quantum logic gate
‌
US Patent 10726351 System and method for controlling superconducting qubits using single flux quantum logic
1
‌
US Patent 10763349 Quantum dot devices with modulation doped stacks
1
...
Patent Primary Examiner
‌
Marc Anthony Armand
1
CPC Code
‌
H01L 39/223
1
‌
H01L 39/2493
1
‌
H01L 39/025
1
‌
H01L 39/228
1

A novel and useful modified semiconductor fabrication technique for realizing reliable semiconductor quantum structures. Quantum structures require a minimization of the parasitic capacitance of the control gate and the quantum well. The modified semiconductor process eliminates the fabrication of the metal, contact, and optionally the raised diffusion layers from the quantum wells, thereby resulting in much lower well and gate capacitances and therefore larger Coulomb blockade voltages. This allows easier implementation of the electronic control circuits in that they can have larger intrinsic noise and relaxed analog resolution. Several processes are disclosed including implementations of semiconductor quantum structures with tunneling through an oxide layer as well as tunneling through a local well depleted region. These techniques can be used in both planar semiconductor processes and 3D, e.g., FinFET, semiconductor processes. A dedicated process masking step is used for realizing the raised diffusions. In addition, the edge of the raised diffusion layer may be placed either in the gate region or the active layer region.

Timeline

No Timeline data yet.

Further Resources

Title
Author
Link
Type
Date
No Further Resources data yet.

References

Find more entities like US Patent 11611032 Semiconductor process optimized for quantum structures

Use the Golden Query Tool to find similar entities by any field in the Knowledge Graph, including industry, location, and more.
Open Query Tool
Access by API
Golden Query Tool
Golden logo

Company

  • Home
  • Press & Media
  • Blog
  • Careers
  • WE'RE HIRING

Products

  • Knowledge Graph
  • Query Tool
  • Data Requests
  • Knowledge Storage
  • API
  • Pricing
  • Enterprise
  • ChatGPT Plugin

Legal

  • Terms of Service
  • Enterprise Terms of Service
  • Privacy Policy

Help

  • Help center
  • API Documentation
  • Contact Us
By using this site, you agree to our Terms of Service.