Log in
Enquire now
‌

US Patent 9710384 Microprocessor architecture having alternative memory access paths

Patent 9710384 was granted and assigned to Micron Technology on July, 2017 by the United States Patent and Trademark Office.

OverviewStructured DataIssuesContributors

Contents

Patent abstractTimelineTable: Further ResourcesReferences
Is a
Patent
Patent
1

Patent attributes

Current Assignee
Micron Technology
Micron Technology
1
Patent Jurisdiction
United States Patent and Trademark Office
United States Patent and Trademark Office
1
Patent Number
97103841
Patent Inventor Names
Tony Brewer1
Steven J. Wallach1
Date of Patent
July 18, 2017
1
Patent Application Number
119697921
Date Filed
January 4, 2008
1
Patent Citations Received
‌
US Patent 12118224 Fine grained resource management for rollback memory operations
2
‌
US Patent 11960403 Variable execution time atomic operations
3
‌
US Patent 11985078 Packet arbitration for buffered packets in a network device
4
‌
US Patent 11989556 Detecting infinite loops in a programmable atomic transaction
5
‌
US Patent 11995332 Fine grained resource management for rollback memory operations
6
‌
US Patent 12020062 Method of executing programmable atomic unit resources within a multi-process system
7
‌
US Patent 11704130 Indexing external memory in a reconfigurable compute fabric
8
‌
US Patent 11709796 Data input/output operations during loop execution in a reconfigurable compute fabric
9
...
Patent Primary Examiner
‌
Sheng Jen Tsai
1
Patent abstract

The present invention is directed to a system and method which employ two memory access paths: 1) a cache-access path in which block data is fetched from main memory for loading to a cache, and 2) a direct-access path in which individually-addressed data is fetched from main memory. The system may comprise one or more processor cores that utilize the cache-access path for accessing data. The system may further comprise at least one heterogeneous functional unit that is operable to utilize the direct-access path for accessing data. In certain embodiments, the one or more processor cores, cache, and the at least one heterogeneous functional unit may be included on a common semiconductor die (e.g., as part of an integrated circuit). Embodiments of the present invention enable improved system performance by selectively employing the cache-access path for certain instructions while selectively employing the direct-access path for other instructions.

Timeline

No Timeline data yet.

Further Resources

Title
Author
Link
Type
Date
No Further Resources data yet.

References

Find more entities like US Patent 9710384 Microprocessor architecture having alternative memory access paths

Use the Golden Query Tool to find similar entities by any field in the Knowledge Graph, including industry, location, and more.
Open Query Tool
Access by API
Golden Query Tool
Golden logo

Company

  • Home
  • Press & Media
  • Blog
  • Careers
  • WE'RE HIRING

Products

  • Knowledge Graph
  • Query Tool
  • Data Requests
  • Knowledge Storage
  • API
  • Pricing
  • Enterprise
  • ChatGPT Plugin

Legal

  • Terms of Service
  • Enterprise Terms of Service
  • Privacy Policy

Help

  • Help center
  • API Documentation
  • Contact Us
By using this site, you agree to our Terms of Service.