Log in
Enquire now
‌

US Patent 11868250 Memory design for a processor

Patent 11868250 was granted and assigned to Groq on January, 2024 by the United States Patent and Trademark Office.

OverviewStructured DataIssuesContributors

Contents

Is a
Patent
Patent
0

Patent attributes

Patent Applicant
Groq
Groq
0
Current Assignee
Groq
Groq
0
Patent Jurisdiction
United States Patent and Trademark Office
United States Patent and Trademark Office
0
Patent Number
118682500
Patent Inventor Names
Gregory M. Thorson0
Jonathan Alexander Ross0
Dennis Charles Abts0
John Thompson0
Date of Patent
January 9, 2024
0
Patent Application Number
175828950
Date Filed
January 24, 2022
0
Patent Citations
‌
US Patent 7339941 Connecting ethernet based system on a chip integrated circuits in a ring topology
0
‌
US Patent 7421559 Apparatus and method for a synchronous multi-port memory
0
‌
US Patent 7640528 Hardware acceleration of functional factoring
0
‌
US Patent 7805392 Pattern matching in a multiprocessor environment with finite state automaton transitions based on an order of vectors in a state transition table
0
‌
US Patent 7861060 Parallel data processing systems and methods using cooperative thread arrays and thread identifier values to determine processing behavior
0
‌
US Patent 7912889 Mapping the threads of a CTA to the elements of a tile for efficient matrix multiplication
0
‌
US Patent 7965725 Hyper-ring-on-chip (HyRoC) architecture
0
‌
US Patent 6988181 VLIW computer processing architecture having a scalable number of register files
0
...
Patent Primary Examiner
‌
Edward J Dudek, Jr.
0
CPC Code
‌
G06F 13/1689
0
‌
G06F 9/3814
0
‌
G06F 12/0292
0
‌
G06F 3/061
0
‌
G06F 3/064
0
‌
G06F 3/0673
0
‌
G06F 9/3004
0
‌
G06F 9/3009
0
...
Patent abstract

A processor having a functional slice architecture is divided into a plurality of functional units (“tiles”) organized into a plurality of slices. Each slice is configured to perform specific functions within the processor, which may include memory slices (MEM) for storing operand data, and arithmetic logic slices for performing operations on received operand data. The tiles of the processor are configured to stream operand data across a first dimension, and receive instructions across a second dimension orthogonal to the first dimension. The timing of data and instruction flows are configured such that corresponding data and instructions are received at each tile with a predetermined temporal relationship, allowing operand data to be transmitted between the slices of the processor without any accompanying metadata. Instead, each slice is able to determine what operations to perform on received data based upon the timing at which the data is received.

Timeline

No Timeline data yet.

Further Resources

Title
Author
Link
Type
Date
No Further Resources data yet.

References

Find more entities like US Patent 11868250 Memory design for a processor

Use the Golden Query Tool to find similar entities by any field in the Knowledge Graph, including industry, location, and more.
Open Query Tool
Access by API
Golden Query Tool
Golden logo

Company

  • Home
  • Press & Media
  • Blog
  • Careers
  • WE'RE HIRING

Products

  • Knowledge Graph
  • Query Tool
  • Data Requests
  • Knowledge Storage
  • API
  • Pricing
  • Enterprise
  • ChatGPT Plugin

Legal

  • Terms of Service
  • Enterprise Terms of Service
  • Privacy Policy

Help

  • Help center
  • API Documentation
  • Contact Us
By using this site, you agree to our Terms of Service.