Log in
Enquire now
‌

US Patent 11855151 Multi-gate device and method of fabrication thereof

Patent 11855151 was granted and assigned to Taiwan Semiconductor Manufacturing Company on December, 2023 by the United States Patent and Trademark Office.

OverviewStructured DataIssuesContributors

Contents

Is a
Patent
Patent
0

Patent attributes

Patent Applicant
Taiwan Semiconductor Manufacturing Company
Taiwan Semiconductor Manufacturing Company
0
Current Assignee
Taiwan Semiconductor Manufacturing Company
Taiwan Semiconductor Manufacturing Company
0
Patent Jurisdiction
United States Patent and Trademark Office
United States Patent and Trademark Office
0
Patent Number
118551510
Patent Inventor Names
I-Sheng Chen0
Yee-Chia Yeo0
Chih Chieh Yeh0
Cheng-Hsien Wu0
Date of Patent
December 26, 2023
0
Patent Application Number
173531550
Date Filed
June 21, 2021
0
Patent Citations
‌
US Patent 8415718 Method of forming epi film in substrate trench
0
‌
US Patent 8497177 Method of making a FinFET device
0
‌
US Patent 8597995 Metal gate device with low temperature oxygen scavenging
0
‌
US Patent 7425740 Method and structure for a 1T-RAM bit cell and macro
0
‌
US Patent 7663166 Wire-type semiconductor devices and methods of fabricating the same
0
‌
US Patent 8048723 Germanium FinFETs having dielectric punch-through stoppers
0
‌
US Patent 8053299 Method of fabrication of a FinFET element
0
‌
US Patent 8183627 Hybrid fin field-effect transistor structures and related methods
0
...
Patent Primary Examiner
‌
Dao H Nguyen
0
CPC Code
‌
H01L 29/66795
0
‌
H01L 29/7853
0
‌
H01L 29/7856
0
‌
H01L 29/78696
0
‌
H01L 21/823807
0
‌
H01L 21/82385
0
‌
H01L 29/1054
0
‌
H01L 29/0673
0
...
Patent abstract

A semiconductor device includes a fin extending from a substrate. The fin has a source/drain region and a channel region. The channel region includes a first semiconductor layer and a second semiconductor layer disposed over the first semiconductor layer and vertically separated from the first semiconductor layer by a spacing area. A high-k dielectric layer at least partially wraps around the first semiconductor layer and the second semiconductor layer. A metal layer is formed along opposing sidewalls of the high-k dielectric layer. The metal layer includes a first material. The spacing area is free of the first material.

Timeline

No Timeline data yet.

Further Resources

Title
Author
Link
Type
Date
No Further Resources data yet.

References

Find more entities like US Patent 11855151 Multi-gate device and method of fabrication thereof

Use the Golden Query Tool to find similar entities by any field in the Knowledge Graph, including industry, location, and more.
Open Query Tool
Access by API
Golden Query Tool
Golden logo

Company

  • Home
  • Press & Media
  • Blog
  • Careers
  • WE'RE HIRING

Products

  • Knowledge Graph
  • Query Tool
  • Data Requests
  • Knowledge Storage
  • API
  • Pricing
  • Enterprise
  • ChatGPT Plugin

Legal

  • Terms of Service
  • Enterprise Terms of Service
  • Privacy Policy

Help

  • Help center
  • API Documentation
  • Contact Us
By using this site, you agree to our Terms of Service.