Log in
Enquire now
‌

US Patent 10319739 Accommodating imperfectly aligned memory holes

Patent 10319739 was granted and assigned to Applied Materials on June, 2019 by the United States Patent and Trademark Office.

OverviewStructured DataIssuesContributors

Contents

Is a
Patent
Patent
0

Patent attributes

Patent Applicant
Applied Materials
Applied Materials
0
Current Assignee
Applied Materials
Applied Materials
0
Patent Jurisdiction
United States Patent and Trademark Office
United States Patent and Trademark Office
0
Patent Number
103197390
Patent Inventor Names
Vinod R. Purayath0
Date of Patent
June 11, 2019
0
Patent Application Number
158824540
Date Filed
January 29, 2018
0
Patent Citations
‌
US Patent 10062578 Methods for etch of metal and metal-oxide films
‌
US Patent 10062579 Selective SiN lateral recess
‌
US Patent 10062587 Pedestal with multi-zone temperature control and multiple purge capabilities
‌
US Patent 10062585 Oxygen compatible plasma source
‌
US Patent 10026621 SiN spacer profile patterning
‌
US Patent 10032606 Semiconductor processing with DC assisted RF power for improved control
‌
US Patent 10043674 Germanium etching systems and methods
‌
US Patent 10043684 Self-limiting atomic thermal etching systems and methods
...
Patent Citations Received
‌
US Patent 11930637 Confined charge trap layer
0
‌
US Patent 11276590 Multi-zone semiconductor substrate supports
‌
US Patent 11682560 Systems and methods for hafnium-containing film removal
0
‌
US Patent 11361939 Semiconductor processing chamber for multiple precursor flow
‌
US Patent 11417534 Selective material removal
‌
US Patent 10529737 Accommodating imperfectly aligned memory holes
‌
US Patent 10541113 Chamber with flow-through source
‌
US Patent 10541246 3D flash memory cells which discourage cross-cell electrical tunneling
...
Patent Primary Examiner
‌
John P. Dulka
0
Patent abstract

Methods of forming 3-d flash memory cells are described. The methods allow the cells to be produced despite a misalignment in at least two sections (top and bottom), each having multiple charge storage locations. The methods include selectively gas-phase etching dielectric from the bottom memory hole portion by delivering the etchants through the top memory hole. Two options for completing the methods include (1) forming a ledge spacer to allow reactive ion etching of the bottom polysilicon portion without damaging polysilicon or charge-trap/ONO layer on the ledge, and (2) placing sacrificial silicon oxide gapfill in the bottom memory hole, selectively forming protective conformal silicon nitride elsewhere, then removing the sacrificial silicon oxide gapfill before performing the reactive ion etching of the bottom polysilicon portion as before.

Timeline

No Timeline data yet.

Further Resources

Title
Author
Link
Type
Date
No Further Resources data yet.

References

Find more entities like US Patent 10319739 Accommodating imperfectly aligned memory holes

Use the Golden Query Tool to find similar entities by any field in the Knowledge Graph, including industry, location, and more.
Open Query Tool
Access by API
Golden Query Tool
Golden logo

Company

  • Home
  • Press & Media
  • Blog
  • Careers
  • WE'RE HIRING

Products

  • Knowledge Graph
  • Query Tool
  • Data Requests
  • Knowledge Storage
  • API
  • Pricing
  • Enterprise
  • ChatGPT Plugin

Legal

  • Terms of Service
  • Enterprise Terms of Service
  • Privacy Policy

Help

  • Help center
  • API Documentation
  • Contact Us
By using this site, you agree to our Terms of Service.