A duty cycle correction circuit may include an error booster suitable for amplifying an input clock duty error, a driver suitable for driving an output clock based on the input clock, and a duty corrector suitable for correcting the output clock duty based on the duty error amplified by the error booster.