Log in
Enquire now
‌

US Patent 7888222 Method of fabricating a lateral double-diffused MOSFET

Patent 7888222 was granted and assigned to Volterra Semiconductor on February, 2011 by the United States Patent and Trademark Office.

OverviewStructured DataIssuesContributors

Contents

Patent abstractTimelineTable: Further ResourcesReferences
Is a
Patent
Patent
1

Patent attributes

Current Assignee
Loading...
1
Patent Jurisdiction
United States Patent and Trademark Office
United States Patent and Trademark Office
1
Patent Number
78882221
Patent Inventor Names
Budong You1
Marco A. Zuniga1
Date of Patent
February 15, 2011
1
Patent Application Number
116777241
Date Filed
February 22, 2007
1
Patent Citations Received
‌
US Patent 12119343 Semiconductor structure having a semiconductor substrate and an isolation component
2
‌
US Patent 11710787 Laterally diffused metal oxide semiconductor device and method for manufacturing the same
3
‌
US Patent 11887889 Semiconductor device and method for manufacturing the same
4
‌
US Patent 11942540 Semiconductor device and method for manufacturing the same
5
‌
US Patent 11949010 Metal oxide semiconductor device and method for manufacturing the same
6
‌
US Patent 11967644 Semiconductor device comprising separate different well regions with doping types
7
Patent Primary Examiner
‌
Dung A. Le
1
Patent abstract

A method of monolithically fabricating an LDMOS transistor with a fabrication process that is compatible with a sub-micron CMOS fabrication process. The specification further describes an LDMOS transistor. The LDMOS transistor is implemented in a first impurity region on a substrate. The LDMOS transistor has a source that includes a second impurity region. The second impurity region is implanted into the surface of the substrate within the first impurity region. Additionally, the LDMOS transistor has a drain that includes a third impurity region. The third impurity region is implanted into the surface of the substrate within the first impurity region. The third impurity region is spaced a predetermined distance away from a gate of the LDMOS transistor. The drain of the LDMOS transistor further includes a fourth impurity region within the third impurity region. The fourth impurity region provides an ohmic contact for the drain.

Timeline

No Timeline data yet.

Further Resources

Title
Author
Link
Type
Date
No Further Resources data yet.

References

Find more entities like US Patent 7888222 Method of fabricating a lateral double-diffused MOSFET

Use the Golden Query Tool to find similar entities by any field in the Knowledge Graph, including industry, location, and more.
Open Query Tool
Access by API
Golden Query Tool
Golden logo

Company

  • Home
  • Press & Media
  • Blog
  • Careers
  • WE'RE HIRING

Products

  • Knowledge Graph
  • Query Tool
  • Data Requests
  • Knowledge Storage
  • API
  • Pricing
  • Enterprise
  • ChatGPT Plugin

Legal

  • Terms of Service
  • Enterprise Terms of Service
  • Privacy Policy

Help

  • Help center
  • API Documentation
  • Contact Us
By using this site, you agree to our Terms of Service.