Is a
Patent attributes
Current Assignee
Patent Jurisdiction
Patent Number
Patent Inventor Names
Todd R. Abbott0
Homer M. Manning0
Date of Patent
June 15, 2010
Patent Application Number
11257157
Date Filed
October 25, 2005
Patent Primary Examiner
Patent abstract
DRAM cell arrays having a cell area of about 4F2 comprise an array of vertical transistors with buried bit lines and vertical double gate electrodes. The buried bit lines comprise a silicide material and are provided below a surface of the substrate. The word lines are optionally formed of a silicide material and form the gate electrode of the vertical transistors. The vertical transistor may comprise sequentially formed doped polysilicon layers or doped epitaxial layers. At least one of the buried bit lines is orthogonal to at least one of the vertical gate electrodes of the vertical transistors.
Timeline
No Timeline data yet.
Further Resources
No Further Resources data yet.