Is a
Patent attributes
Current Assignee
Patent Jurisdiction
Patent Number
Patent Inventor Names
Masatoshi Sakamoto0
Michiaki Nakayama0
Masatoshi Hasegawa0
Date of Patent
June 1, 2010
0Patent Application Number
119267560
Date Filed
October 29, 2007
0Patent Primary Examiner
Patent abstract
A semiconductor integrated circuit device including a memory circuit with both high access efficiency and high memory efficiency in a simple configuration is provided. In a memory read control circuit, burst length is changed based on whether or not a read instruction is issued at a cycle after a cycle at which a read instruction /R is issued. And, in a memory write control circuit, burst length is changed based on whether or not a write instruction is issued at a cycle before a cycle at which a write instruction /W is issued.
Timeline
No Timeline data yet.
Further Resources
No Further Resources data yet.