Is a
Patent attributes
Patent Jurisdiction
Patent Number
Date of Patent
April 20, 2010
Patent Application Number
11935143
Date Filed
November 5, 2007
Patent Primary Examiner
Patent abstract
A CMOS EPROM, EEPROM or inverter device includes an nFET device with a thin gate dielectric layer and a pFET device juxtaposed with the nFET device with a thick gate dielectric layer and a floating gate electrode. The thick gate dielectric layer is substantially thicker than the thin gate dielectric layer. A common drain node connected both FET devices has no external connection in the case of a memory device and has an external connection in the case of an inverter. There are external circuit connections to the source regions of both FET devices and to the gate electrode of the nFET device. The pFET and nFET devices can be planar, vertical or FinFET devices.
Timeline
No Timeline data yet.
Further Resources
No Further Resources data yet.