Is a
Patent attributes
Patent Jurisdiction
Patent Number
Patent Inventor Names
Hiroshi Maejima0
Koji Hosono0
Date of Patent
March 17, 2009
0Patent Application Number
118405250
Date Filed
August 17, 2007
0Patent Citations Received
Patent Primary Examiner
Patent abstract
A semiconductor memory device includes a memory cell array with electrically rewritable and non-volatile memory cells arranged therein, and a bit line control circuit connected to a bit line of the memory cell array to control and detect the bit line voltage in accordance with operation modes, wherein the bit line control circuit comprises a first transistor and a second transistor with a breakdown voltage higher than that of the first transistor, the second transistor being disposed between the first transistor and a bit line in the memory cell array to be serially connected to the first transistor, and wherein a connection node between the first and second transistors is fixed in potential at a data erase time.
Timeline
No Timeline data yet.
Further Resources
No Further Resources data yet.