Is a
Patent attributes
Patent Jurisdiction
Patent Number
Patent Inventor Names
Mark A. Horowitz0
Kun-Yung K. Chang0
Date of Patent
December 16, 2008
Patent Application Number
11456332
Date Filed
July 10, 2006
Patent Primary Examiner
Patent abstract
A fault-tolerant clock generation circuit. First and second clock signal generators are provided to generate first and second clock signals. The second clock signal generator includes a locked loop circuit that, in a first operating mode, adjusts the phase of the second clock signal as necessary to maintain phase alignment between the first and second clock signals. A fail detect circuit is provided to determine whether a failure relating to generation of the first clock signal has occurred and, if so, to assert a hold signal. The locked loop circuit responds to assertion of the hold signal by transitioning to a second operating mode in which the phase of the second clock signal is not adjusted.
Timeline
No Timeline data yet.
Further Resources
No Further Resources data yet.