Is a
Patent attributes
Patent Jurisdiction
Patent Number
Date of Patent
March 4, 2008
Patent Application Number
11454916
Date Filed
June 16, 2006
Patent Primary Examiner
Patent abstract
A single-poly two-transistor PMOS memory cell for multiple-time programming applications includes a PMOS floating gate transistor sharing a drain/source P+ diffusion region with a PMOS select gate transistor all formed within a first n-well. A control plate for the floating gate transistor is formed in a second n-well. A single-poly two-transitor PMOS memory cell for one-time programming applications includes a PMOS floating gate transistor having a source formed as a p+ diffusion region in a single n-well. The source is adapted to also serve as control plate for the floating gate transistor.
Timeline
No Timeline data yet.
Further Resources
No Further Resources data yet.