Is a
Patent attributes
Patent Jurisdiction
Patent Number
Patent Inventor Names
Ashish Panpalia0
Puneet Sareen0
Date of Patent
October 16, 2007
0Patent Application Number
113197560
Date Filed
December 27, 2005
0Patent Primary Examiner
Patent abstract
A digital delay locked loop architecture is independent of feedback delay (clock tree delay). The architecture employs a frequency detector circuit which monitors the frequency of the input clock and then sets a division factor for a reference clock used to control delay tap selection. In this way, the architecture can support a fast locking time, coarse tuning and fine-tuning.
Timeline
No Timeline data yet.
Further Resources
No Further Resources data yet.