Is a
Patent attributes
Patent Jurisdiction
Patent Number
Patent Inventor Names
Yukihito Oowaki0
Fumitoshi Hatori0
Hiroyuki Hara0
Mototsugu Hamada0
Shinichiro Shiratake0
Date of Patent
June 26, 2007
0Patent Application Number
109905370
Date Filed
November 18, 2004
0Patent Primary Examiner
Patent abstract
A first logic circuit has its supply voltage controlled. A second logic circuit operates in response to an external clock signal. An adjustment circuit includes a first delay circuit supplied with the external clock signal, and a detection circuit which detects a skew between timing of a first clock signal output from the first logic circuit and a second clock signal output from the second logic circuit section. The adjustment circuit adjusts the delay time of the first delay circuit according to the result of the detection by the detection circuit and applies an output signal of the first delay circuit to the first logic circuit as a third clock signal.
Timeline
No Timeline data yet.
Further Resources
No Further Resources data yet.