Log in
Enquire now
‌

US Patent 11978771 Gate-all-around (GAA) device including a superlattice

Patent 11978771 was granted and assigned to Atomera on May, 2024 by the United States Patent and Trademark Office.

OverviewStructured DataIssuesContributors

Contents

Is a
Patent
Patent
0

Patent attributes

Patent Applicant
Atomera
Atomera
0
Current Assignee
Atomera
Atomera
0
Patent Jurisdiction
United States Patent and Trademark Office
United States Patent and Trademark Office
0
Patent Number
119787710
Patent Inventor Names
Robert J. Mears0
Keith Doran Weeks0
Robert John Stephenson0
Hideki Takeuchi0
Marek Hytha0
Nyles Wynn Cody0
Date of Patent
May 7, 2024
0
Patent Application Number
180692780
Date Filed
December 21, 2022
0
Patent Citations
‌
US Patent 6958486 Semiconductor device including band-engineered superlattice
0
‌
US Patent 6993222 Optical filter device with aperiodically arranged grating elements
0
‌
US Patent 7018900 Method for making a semiconductor device comprising a superlattice channel vertically stepped above source and drain regions
0
‌
US Patent 7033437 Method for making semiconductor device including band-engineered superlattice
0
‌
US Patent 7034329 Semiconductor device including band-engineered superlattice having 3/1-5/1 germanium layer structure
0
‌
US Patent 7045377 Method for making a semiconductor device including a superlattice and adjacent semiconductor layer with doped regions defining a semiconductor junction
0
‌
US Patent 7045813 Semiconductor device including a superlattice with regions defining a semiconductor junction
0
‌
US Patent 7071119 Method for making a semiconductor device including band-engineered superlattice having 3/1-5/1 germanium layer structure
0
...
Patent Primary Examiner
‌
Calvin Y Choi
0
CPC Code
‌
H01L 21/02381
0
‌
H01L 21/0245
0
‌
H01L 21/02488
0
‌
H01L 21/02507
0
‌
H01L 21/02532
0
‌
H01L 21/0262
0
‌
H01L 29/152
0
‌
H01L 29/66477
0
...
Patent abstract

A semiconductor gate-all-around (GAA) device may include a semiconductor substrate, source and drain regions on the semiconductor substrate, a plurality of semiconductor nanostructures extending between the source and drain regions, and a gate surrounding the plurality of semiconductor nanostructures in a gate-all-around arrangement. Furthermore, at least one superlattice may be within at least one of the nanostructures. The at least one superlattice may include a plurality of stacked groups of layers, with each group of layers including a plurality of stacked base semiconductor monolayers defining a base semiconductor portion, and at least one non-semiconductor monolayer constrained within a crystal lattice of adjacent base semiconductor portions.

Timeline

No Timeline data yet.

Further Resources

Title
Author
Link
Type
Date
No Further Resources data yet.

References

Find more entities like US Patent 11978771 Gate-all-around (GAA) device including a superlattice

Use the Golden Query Tool to find similar entities by any field in the Knowledge Graph, including industry, location, and more.
Open Query Tool
Access by API
Golden Query Tool
Golden logo

Company

  • Home
  • Press & Media
  • Blog
  • Careers
  • WE'RE HIRING

Products

  • Knowledge Graph
  • Query Tool
  • Data Requests
  • Knowledge Storage
  • API
  • Pricing
  • Enterprise
  • ChatGPT Plugin

Legal

  • Terms of Service
  • Enterprise Terms of Service
  • Privacy Policy

Help

  • Help center
  • API Documentation
  • Contact Us
By using this site, you agree to our Terms of Service.