Log in
Enquire now
‌

US Patent 11763907 Reverse VT-state operation and optimized BiCS device structure

OverviewStructured DataIssuesContributors

Contents

Patent abstractTimelineTable: Further ResourcesReferences
Is a
Patent
Patent

Patent attributes

Patent Jurisdiction
United States Patent and Trademark Office
United States Patent and Trademark Office
Patent Number
11763907
Patent Inventor Names
Kiyohiko Sakakibara
Date of Patent
September 19, 2023
Patent Application Number
17894028
Date Filed
August 23, 2022
Patent Citations
‌
US Patent 10770165 No-verify programming followed by short circuit test in memory device
‌
US Patent 11043277 Two multi-level memory cells sensed to determine multiple data values
‌
US Patent 7778084 Non-volatile memory devices and operating methods thereof
‌
US Patent 8358542 Methods, devices, and systems for adjusting sensing voltages in devices
‌
US Patent 9330763 Operation modes for an inverted NAND architecture
‌
US Patent 10424387 Reducing widening of threshold voltage distributions in a memory device due to temperature change
Patent Primary Examiner
‌
Ly D Pham
CPC Code
‌
G11C 16/14
‌
G11C 16/24
‌
G11C 16/3495
‌
G11C 16/30
‌
G11C 16/3404
‌
G11C 16/26
‌
G11C 16/0483
Patent abstract

Systems and methods for improving the reliability of non-volatile memory by reducing the number of memory cell transistors that experience excessive hole injection are described. The excessive hole injection may occur when the threshold voltage for a memory cell transistor is being set below a particular negative threshold voltage. To reduce the number of memory cell transistors with threshold voltages less than the particular negative threshold voltage, the programmed data states of the memory cell transistors may be reversed such that the erased state comprises the highest data state corresponding with the highest threshold voltage distribution. To facilitate programming of the memory cell transistors with reversed programmed data states, a non-volatile memory device structure may be used in which the bit line connections to NAND strings comprise direct poly-channel contact to P+ silicon and the source line connections to the NAND strings comprise direct poly-channel contact to N+ silicon.

Timeline

No Timeline data yet.

Further Resources

Title
Author
Link
Type
Date
No Further Resources data yet.

References

Find more entities like US Patent 11763907 Reverse VT-state operation and optimized BiCS device structure

Use the Golden Query Tool to find similar entities by any field in the Knowledge Graph, including industry, location, and more.
Open Query Tool
Access by API
Golden Query Tool
Golden logo

Company

  • Home
  • Press & Media
  • Blog
  • Careers
  • WE'RE HIRING

Products

  • Knowledge Graph
  • Query Tool
  • Data Requests
  • Knowledge Storage
  • API
  • Pricing
  • Enterprise
  • ChatGPT Plugin

Legal

  • Terms of Service
  • Enterprise Terms of Service
  • Privacy Policy

Help

  • Help center
  • API Documentation
  • Contact Us
By using this site, you agree to our Terms of Service.