Log in
Enquire now
‌

US Patent 11762766 Storage device with erase unit level address mapping

OverviewStructured DataIssuesContributors

Contents

Is a
Patent
Patent

Patent attributes

Patent Jurisdiction
United States Patent and Trademark Office
United States Patent and Trademark Office
Patent Number
11762766
Patent Inventor Names
Andrey V. Kuzmin
James G. Wayda
Date of Patent
September 19, 2023
Patent Application Number
17952230
Date Filed
September 24, 2022
Patent Citations
‌
US Patent 11023315 Techniques for supporting erasure coding with flash memory controller
‌
US Patent 11221959 Nonvolatile memory controller supporting variable configurability and forward compatibility
‌
US Patent 11221960 Nonvolatile memory controller enabling independent garbage collection to independent zones or isolated regions
‌
US Patent 11221961 Configuration of nonvolatile memory as virtual devices with user defined parameters
‌
US Patent 11249652 Maintenance of nonvolatile memory on host selected namespaces by a common memory controller
‌
US Patent 11314636 Nonvolatile/persistent memory drive with address subsections configured for respective read bandwidths
‌
US Patent 11334476 Client-side survey control
‌
US Patent 11347638 Nonvolatile memory controller with data relocation and host-triggered erase
...
Patent Primary Examiner
‌
Pierre-Michel Bataille
CPC Code
‌
G06F 3/0679
‌
G06F 3/0611
‌
G06F 3/0638
‌
G06F 12/0246
‌
G06F 12/10
‌
G06F 12/02
Patent abstract

This disclosure provides for improvements in managing multi-drive, multi-die or multi-plane NAND flash memory. In one embodiment, the host directly assigns physical addresses and performs logical-to-physical address translation in a manner that reduces or eliminates the need for a memory controller to handle these functions, and initiates functions such as wear leveling in a manner that avoids competition with host data accesses. A memory controller optionally educates the host on array composition, capabilities and addressing restrictions. Host software can therefore interleave write and read requests across dies in a manner unencumbered by memory controller address translation. For multi-plane designs, the host writes related data in a manner consistent with multi-plane device addressing limitations. The host is therefore able to “plan ahead” in a manner supporting host issuance of true multi-plane read commands.

Timeline

No Timeline data yet.

Further Resources

Title
Author
Link
Type
Date
No Further Resources data yet.

References

Find more entities like US Patent 11762766 Storage device with erase unit level address mapping

Use the Golden Query Tool to find similar entities by any field in the Knowledge Graph, including industry, location, and more.
Open Query Tool
Access by API
Golden Query Tool
Golden logo

Company

  • Home
  • Press & Media
  • Blog
  • Careers
  • WE'RE HIRING

Products

  • Knowledge Graph
  • Query Tool
  • Data Requests
  • Knowledge Storage
  • API
  • Pricing
  • Enterprise
  • ChatGPT Plugin

Legal

  • Terms of Service
  • Enterprise Terms of Service
  • Privacy Policy

Help

  • Help center
  • API Documentation
  • Contact Us
By using this site, you agree to our Terms of Service.