Log in
Enquire now
‌

US Patent 11751392 Fabrication method for a 3-dimensional NOR memory array

OverviewStructured DataIssuesContributors

Contents

Is a
Patent
Patent

Patent attributes

Patent Jurisdiction
United States Patent and Trademark Office
United States Patent and Trademark Office
Patent Number
11751392
Patent Inventor Names
Scott Brad Herner
Eli Harari
Wu-Yi Chien
Date of Patent
September 5, 2023
Patent Application Number
17501917
Date Filed
October 14, 2021
Patent Citations
‌
US Patent 8383482 Three-dimensional semiconductor memory device and method of fabricating the same
‌
US Patent 8767473 Programming methods for three-dimensional memory devices having multi-bit programming, and three-dimensional memory devices programmed thereby
‌
US Patent 8848425 Conductive metal oxide structures in non volatile re-writable memory devices
‌
US Patent 8878278 Compact three dimensional vertical NAND and method of making thereof
‌
US Patent 9190293 Even tungsten etch for high aspect ratio trenches
‌
US Patent 9202694 Vertical bit line non-volatile memory systems and methods of fabrication
‌
US Patent 9230985 Vertical TFT with tunnel barrier
‌
US Patent 9412752 Reference line and bit line structure for 3D memory
...
Patent Primary Examiner
‌
Nikolay K Yushin
CPC Code
‌
H01L 27/11551
‌
H01L 29/0847
‌
H01L 29/78618
‌
H01L 29/40117
‌
H01L 29/42348
‌
H01L 27/11578
‌
H01L 27/11582
‌
H01L 21/76877
...

A process for manufacturing a 3-dimensional memory structure includes: (a) providing one or more active layers over a planar surface of a semiconductor substrate, each active layer comprising (i) first and second semiconductor layers of a first conductivity; (ii) a dielectric layer separating the first and second semiconductor layer; and (ii) one or more sacrificial layers, at least one of sacrificial layers being adjacent the first semiconductor layer; (b) etching the active layers to create a plurality of active stacks and a first set of trenches each separating and exposing sidewalls of adjacent active stacks; (c) filling the first set of trenches by a silicon oxide; (d) patterning and etching the silicon oxide to create silicon oxide columns each abutting adjacent active stacks and to expose portions of one or more sidewalls of the active stacks; (e) removing the sacrificial layers from exposed portions of the sidewalls by isotropic etching through the exposed portions of the sidewalls of the active stacks to create corresponding cavities in the active layers; (f) filling the cavities in the active stacks by a metallic or conductor material; (g) recessing the dielectric layer from the exposed sidewalls of the active stacks; and (h) filling recesses in the dielectric layer by a third semiconductor layer of a second conductivity opposite the first conductivity.

Timeline

No Timeline data yet.

Further Resources

Title
Author
Link
Type
Date
No Further Resources data yet.

References

Find more entities like US Patent 11751392 Fabrication method for a 3-dimensional NOR memory array

Use the Golden Query Tool to find similar entities by any field in the Knowledge Graph, including industry, location, and more.
Open Query Tool
Access by API
Golden Query Tool
Golden logo

Company

  • Home
  • Press & Media
  • Blog
  • Careers
  • WE'RE HIRING

Products

  • Knowledge Graph
  • Query Tool
  • Data Requests
  • Knowledge Storage
  • API
  • Pricing
  • Enterprise
  • ChatGPT Plugin

Legal

  • Terms of Service
  • Enterprise Terms of Service
  • Privacy Policy

Help

  • Help center
  • API Documentation
  • Contact Us
By using this site, you agree to our Terms of Service.