Log in
Enquire now
‌

US Patent 11556677 Scalable runtime validation for on-device design rule checks

Patent 11556677 was granted and assigned to Intel on January, 2023 by the United States Patent and Trademark Office.

OverviewStructured DataIssuesContributors

Contents

Is a
Patent
Patent

Patent attributes

Patent Applicant
Intel
Intel
Current Assignee
Intel
Intel
Patent Jurisdiction
United States Patent and Trademark Office
United States Patent and Trademark Office
Patent Number
11556677
Date of Patent
January 17, 2023
Patent Application Number
17132306
Date Filed
December 23, 2020
Patent Citations
‌
US Patent 10644876 Secure analytics using homomorphic encryption
‌
US Patent 10795742 Isolating unresponsive customer logic from a bus
‌
US Patent 10817262 Reduced and pipelined hardware architecture for Montgomery Modular Multiplication
‌
US Patent 11177935 Homomorphic evaluation of tensor programs
‌
US Patent 11196541 Secure machine learning analytics using homomorphic encryption
‌
US Patent 11328111 Broadcast remote sealing for scalable trusted execution environment provisioning
‌
US Patent 10050959 Synthetic genomic variant-based secure transaction devices, systems and methods
‌
US Patent 10101387 Sharing a JTAG interface among multiple partitions
...
Patent Citations Received
‌
US Patent 11783096 Broadcast remote sealing for scalable trusted execution environment provisioning
‌
US Patent 11853468 Transparent network access control for spatial accelerator device multi-tenancy
0
‌
US Patent 11895201 Programmable integrated circuit configured as a remote trust anchor to support multitenancy
0
0
Patent Primary Examiner
‌
Binh C Tat
CPC Code
‌
G06F 21/57
‌
G06F 21/577
‌
G06F 21/71
‌
G06F 21/73
‌
G06F 21/74
‌
G06F 21/76
‌
G06F 21/85
‌
G06F 2111/04
...

An apparatus to facilitate scalable runtime validation for on-device design rule checks is disclosed. The apparatus includes a memory to store a contention set, one or more multiplexors, and a validator communicably coupled to the memory. In one implementation, the validator is to: receive design rule information for the one or more multiplexers, the design rule information referencing the contention set; analyze, using the design rule information, a user bitstream against the contention set at a programming time of the apparatus, the user bitstream for programming the one or more multiplexors; and provide an error indication responsive to identifying a match between the user bitstream and the contention set.

Timeline

No Timeline data yet.

Further Resources

Title
Author
Link
Type
Date
No Further Resources data yet.

References

Find more entities like US Patent 11556677 Scalable runtime validation for on-device design rule checks

Use the Golden Query Tool to find similar entities by any field in the Knowledge Graph, including industry, location, and more.
Open Query Tool
Access by API
Golden Query Tool
Golden logo

Company

  • Home
  • Press & Media
  • Blog
  • Careers
  • WE'RE HIRING

Products

  • Knowledge Graph
  • Query Tool
  • Data Requests
  • Knowledge Storage
  • API
  • Pricing
  • Enterprise
  • ChatGPT Plugin

Legal

  • Terms of Service
  • Enterprise Terms of Service
  • Privacy Policy

Help

  • Help center
  • API Documentation
  • Contact Us
By using this site, you agree to our Terms of Service.