Log in
Enquire now
‌

US Patent 11374540 Cascode amplifier bias circuits

Patent 11374540 was granted and assigned to pSemi on June, 2022 by the United States Patent and Trademark Office.

OverviewStructured DataIssuesContributors

Contents

Is a
Patent
Patent
0

Patent attributes

Patent Applicant
pSemi
pSemi
0
Current Assignee
pSemi
pSemi
0
Patent Jurisdiction
United States Patent and Trademark Office
United States Patent and Trademark Office
0
Patent Number
113745400
Patent Inventor Names
Christopher C. Murphy0
Keith Bargroff0
Jonathan James Klaren0
Eric S. Shapiro0
David Kovac0
Tero Tapio Ranta0
Robert Mark Englekirk0
Date of Patent
June 28, 2022
0
Patent Application Number
169359990
Date Filed
July 22, 2020
0
Patent Citations
‌
US Patent 10056874 Power amplifier self-heating compensation circuit
‌
US Patent 10181819 Standby voltage condition for fast RF amplifier bias recovery
‌
US Patent 10250199 Cascode amplifier bias circuits
0
‌
US Patent 10784818 Body tie optimization for stacked transistor amplifier
‌
US Patent 10756678 Cascode amplifier bias circuits
0
‌
US Patent 10700642 Gate drivers for stacked transistor amplifiers
‌
US Patent 10389306 Gate drivers for stacked transistor amplifiers
‌
US Patent 10367453 Body tie optimization for stacked transistor amplifier
0
Patent Citations Received
‌
US Patent 11955932 Cascode amplifier bias circuits
0
Patent Primary Examiner
‌
Patricia T Nguyen
0
CPC Code
‌
H03F 1/223
0

Bias circuits and methods for silicon-based amplifier architectures that are tolerant of supply and bias voltage variations, bias current variations, and transistor stack height, and compensate for poor output resistance characteristics. Embodiments include power amplifiers and low-noise amplifiers that utilize a cascode reference circuit to bias the final stages of a cascode amplifier under the control of a closed loop bias control circuit. The closed loop bias control circuit ensures that the current in the cascode reference circuit is approximately equal to a selected multiple of a known current value by adjusting the gate bias voltage to the final stage of the cascode amplifier. The final current through the cascode amplifier is a multiple of the current in the cascode reference circuit, based on a device scaling factor representing the relative sizes of the transistor devices in the cascode amplifier and in the cascode reference circuit.

Timeline

No Timeline data yet.

Further Resources

Title
Author
Link
Type
Date
No Further Resources data yet.

References

Find more entities like US Patent 11374540 Cascode amplifier bias circuits

Use the Golden Query Tool to find similar entities by any field in the Knowledge Graph, including industry, location, and more.
Open Query Tool
Access by API
Golden Query Tool
Golden logo

Company

  • Home
  • Press & Media
  • Blog
  • Careers
  • WE'RE HIRING

Products

  • Knowledge Graph
  • Query Tool
  • Data Requests
  • Knowledge Storage
  • API
  • Pricing
  • Enterprise
  • ChatGPT Plugin

Legal

  • Terms of Service
  • Enterprise Terms of Service
  • Privacy Policy

Help

  • Help center
  • API Documentation
  • Contact Us
By using this site, you agree to our Terms of Service.