Patent attributes
A method for integrated optimization of a ternary FPRM circuit comprises: establishing an area estimation model, a power consumption estimation model and a delay estimation model of a ternary FPRM circuit under a p polarity; constructing a correlation between a multi-objective teaching-learning optimization algorithm and optimization of an area, power consumption and a delay of the ternary FPRM circuit; expressing positions of the individuals in the multi-objective teaching-learning optimization algorithm as polarities of the ternary FPRM circuit, and expressing a search space as a space for polarity selection of the ternary FPRM circuit; and finally, searching for a set of Pareto optimum polarity solution for the area, power consumption and delay of the ternary FPRM circuit by means of the multi-objective teaching-learning optimization algorithm to complete the optimization of the area, power consumption and delay for the ternary FPRM circuits.