Patent attributes
A configurable analog to digital converter (ADC) is provided. The configurable ADC includes a comparator receiving and comparing a first analog voltage signal to a second analog voltage signal V-DAC and outputting a signal C-OUT that is responsive to a result of the comparison, an integrator operating on C-OUT and outputting an N-bit value, a digital-to analog converter (DAC) converting the N-bit value to the second analog voltage signal V-DAC, and an integrator, the integrator including the N-bit memory, which is coupled to an arithmetic logic unit (ALU), the N-bit memory and ALU cooperating to perform operations using both the N-bit value and C-OUT. The configurable ADC is configured to operate in more than one mode selected from a plurality of selectable ADC modes.