A SBIR Phase I contract was awarded to edaptive computing, inc. in July, 2022 for $167,382.0 USD from the U.S. Department of Defense and Defense Microelectronics Activity.
Develop a library of practical synthesizable register transfer logic (RTL) assertions (System Verilog is highly preferred), investigate limitations of synthesizable assertions in both integrated circuit (IC) and field programmable gate array (FPGA) design and design verification flows using already existing EDA platforms, and develop a methodology for synthesizable RTL assertions and error reporting. Identify robust test vehicles and implement synthesizable RTL assertions in both an FPGA and an IC.