Log in
Enquire now
‌

US Patent 12119394 Method of manufacturing a semiconductor device and a semiconductor device

Patent 12119394 was granted and assigned to Taiwan Semiconductor Manufacturing Company on October, 2024 by the United States Patent and Trademark Office.

OverviewStructured DataIssuesContributors

Contents

Is a
Patent
Patent
0

Patent attributes

Patent Applicant
Taiwan Semiconductor Manufacturing Company
Taiwan Semiconductor Manufacturing Company
0
Current Assignee
Taiwan Semiconductor Manufacturing Company
Taiwan Semiconductor Manufacturing Company
0
Patent Jurisdiction
United States Patent and Trademark Office
United States Patent and Trademark Office
0
Patent Number
121193940
Patent Inventor Names
Shu Kuan0
Shih-Chieh Chang0
Chien Lin0
Shahaji B. More0
Cheng-Han Lee0
Date of Patent
October 15, 2024
0
Patent Application Number
178436010
Date Filed
June 17, 2022
0
Patent Citations
‌
US Patent 9576814 Method of spacer patterning to form a target integrated circuit pattern
0
‌
US Patent 9608116 FINFETs with wrap-around silicide and method forming the same
0
‌
US Patent 9786774 Metal gate of gate-all-around transistor
0
‌
US Patent 9853101 Strained nanowire CMOS device and method of forming
0
‌
US Patent 11367784 Method of manufacturing a semiconductor device and a semiconductor device
0
‌
US Patent 9881993 Method of forming semiconductor structure with horizontal gate all around structure
0
‌
US Patent 9236267 Cut-mask patterning process for fin-like field effect transistor (FinFET) device
0
‌
US Patent 9502265 Vertical gate all around (VGAA) transistors and methods of forming the same
0
...
Patent Primary Examiner
‌
Cuong B Nguyen
0
CPC Code
‌
H01L 29/6656
0
‌
H01L 29/785
0
‌
H01L 29/0673
0
‌
H01L 29/36
0
‌
H01L 29/66439
0
‌
H01L 29/513
0
‌
H01L 29/775
0
‌
H01L 29/78696
0
...
Patent abstract

In a method of manufacturing a semiconductor device, a fin structure, in which first semiconductor layers and second semiconductor layers are alternately stacked, is formed. A sacrificial gate structure is formed over the fin structure. A source/drain region of the fin structure, which is not covered by the sacrificial gate structure, is etched, thereby forming a source/drain space. The first semiconductor layers are laterally etched through the source/drain space. An inner spacer made of a dielectric material is formed on an end of each of the etched first semiconductor layers. A source/drain epitaxial layer is formed in the source/drain space to cover the inner spacer. At least one of the first semiconductor layers has a composition which changes along a stacked direction of the first semiconductor layers and second semiconductor layers.

Timeline

No Timeline data yet.

Further Resources

Title
Author
Link
Type
Date
No Further Resources data yet.

References

Find more entities like US Patent 12119394 Method of manufacturing a semiconductor device and a semiconductor device

Use the Golden Query Tool to find similar entities by any field in the Knowledge Graph, including industry, location, and more.
Open Query Tool
Access by API
Golden Query Tool
Golden logo

Company

  • Home
  • Press & Media
  • Blog
  • Careers
  • WE'RE HIRING

Products

  • Knowledge Graph
  • Query Tool
  • Data Requests
  • Knowledge Storage
  • API
  • Pricing
  • Enterprise
  • ChatGPT Plugin

Legal

  • Terms of Service
  • Enterprise Terms of Service
  • Privacy Policy

Help

  • Help center
  • API Documentation
  • Contact Us
By using this site, you agree to our Terms of Service.