Log in
Enquire now
‌

US Patent 10504794 Self-aligned silicide/germanide formation to reduce external resistance in a vertical field-effect transistor

OverviewStructured DataIssuesContributors

Contents

Is a
Patent
Patent

Patent attributes

Patent Jurisdiction
United States Patent and Trademark Office
United States Patent and Trademark Office
Patent Number
10504794
Date of Patent
December 10, 2019
Patent Application Number
16017352
Date Filed
June 25, 2018
Patent Citations Received
‌
US Patent 11978783 Vertical fin field effect transistor devices with reduced top source/drain variability and lower resistance
0
‌
US Patent 11749678 Semiconductor device
‌
US Patent 11404412 Semiconductor device
‌
US Patent 11854803 Gate spacer patterning
0
‌
US Patent 10811528 Two step fin etch and reveal for VTFETs and high breakdown LDVTFETs
‌
US Patent 10916638 Vertical fin field effect transistor devices with reduced top source/drain variability and lower resistance
‌
US Patent 11640987 Implant to form vertical FETs with self-aligned drain spacer and junction
0
Patent Primary Examiner
‌
George R Fourson, III
Patent abstract

A method for manufacturing a vertical transistor device includes respectively forming a first and second plurality of fins in first and second device regions on a substrate. A plurality of bottom source/drain regions are formed adjacent lower portions of each of the fins, and a sacrificial layer is formed in the first device region on a first bottom source/drain region of the plurality of bottom source/drain regions. In the method, gate structures are formed on the bottom source/drain regions and sacrificial layer, and portions of the gate structures are removed to expose the sacrificial layer in the first device region and a second bottom source/drain region of the plurality of bottom source/drain regions in the second device region. The method further includes depositing a germanium oxide layer on the exposed sacrificial layer and second bottom source/drain region, and converting the germanium oxide layer to a plurality of silicide/germanide layers.

Timeline

No Timeline data yet.

Further Resources

Title
Author
Link
Type
Date
No Further Resources data yet.

References

Find more entities like US Patent 10504794 Self-aligned silicide/germanide formation to reduce external resistance in a vertical field-effect transistor

Use the Golden Query Tool to find similar entities by any field in the Knowledge Graph, including industry, location, and more.
Open Query Tool
Access by API
Golden Query Tool
Golden logo

Company

  • Home
  • Press & Media
  • Blog
  • Careers
  • WE'RE HIRING

Products

  • Knowledge Graph
  • Query Tool
  • Data Requests
  • Knowledge Storage
  • API
  • Pricing
  • Enterprise
  • ChatGPT Plugin

Legal

  • Terms of Service
  • Enterprise Terms of Service
  • Privacy Policy

Help

  • Help center
  • API Documentation
  • Contact Us
By using this site, you agree to our Terms of Service.